Gathering your results ...
7 days
Not Specified
Not Specified
Not Specified
<p>About the team: Our team is building industry-leading, highly efficient, and scalable video codec hardware solutions (FPGA and ASIC) from the ground up to better serve billions of users. We are looking for strong video codec design engineers to design hardware accelerators for advanced video encoding and processing. The successful candidate will be part of a fast-growing team that includes algorithm, architecture, software, firmware, and hardware design and verification experts with a dedication to technical excellence and a passion to build large-scale and high-performing video platforms and services.</p> <p>Responsibilities</p> <ul> <li>Verification Planning: Deeply analyze architecture and design specifications to develop comprehensive and high-coverage module-level, subsystem-level, or SoC system-level Test Plans. </li><li>Environment Development: Build from scratch or maintain highly reusable and automated advanced verification environments (Testbench) and components (Scoreboard, Monitor, Sequence, etc.) based on UVM methodology. </li><li>Test Execution & Closure: Develop high-quality testcases, execute Constrained Random and Directed tests, and drive Functional and Code Coverage to 100% closure. </li><li>System-Level Verification: Responsible for Gate-Level Simulation (GLS) and SDF back-annotated timing simulation. Assist in FPGA prototyping and Hardware/Software co-debugging on Emulation platforms (e.g., Palladium/ZeBu). </li><li>Flow Optimization: Develop and maintain regression testing scripts and automation tools to continuously improve the team's overall verification efficiency and compute resource utilization.Minimum Qualifications: </li><li>Bachelor's degree or higher in Microelectronics, Computer Science, Electronic Communications, or a related field. </li><li>1+ years of working experience in ASIC/SoC verification. </li><li>Mastery of SystemVerilog and UVM methodology, with the ability to independently build IP-level or SoC-level verification environments. </li><li>Proficiency in mainstream simulation and debugging tools (VCS/Incisive/Questa, Verdi, etc.). </li><li>Exceptional debugging and logical analysis skills; proficient in Python/Perl/Shell scripting for automation. </li></ul> <p>Preferred Qualifications:</p> <ul> <li>Familiarity with the architecture, protocols, and complex data flows of core SoC subsystems (e.g., CPU/NPU clusters, Memory subsystems, NoC). </li><li>Hands-on experience with Hardware Emulation (Palladium, ZeBu) or FPGA prototyping platforms. </li><li>Proficiency in Formal Verification methodologies and tools (e.g., JasperGold). </li><li>Experience in SoC-level Performance and Power-Aware (PA) verification. </li></ul>
POST A JOB
It's completely FREE to post your jobs on ZiNG! There's no catch, no credit card needed, and no limits to number of job posts.
The first step is to SIGN UP so that you can manage all your job postings under your profile.
If you already have an account, you can LOGIN to post a job or manage your other postings.
Thank you for helping us get Americans back to work!
It's completely FREE to post your jobs on ZiNG! There's no catch, no credit card needed, and no limits to number of job posts.
The first step is to SIGN UP so that you can manage all your job postings under your profile.
If you already have an account, you can LOGIN to post a job or manage your other postings.
Thank you for helping us get Americans back to work!