Gathering your results ...
29 days
Not Specified
Not Specified
Not Specified
<p>Develop verification methodology, ensuring scalable and portable environment across simulation and emulation. Develop test plan to verify Hardware building blocks, Design macros and Standard interfaces (PCIE, DDR, USB, I2C, SPI, etc) . Develop verification methodology, ensuring scalable and portable environment across simulation and emulation. Develop and maintain emulation environment to collect metrics related to emulation environment. 5+ years of work experience with RTL/FPGA design (Verilog), embedded system architecture 5+ years of Design Verification, Emulation and Debug experience with simulation and emulation and prototyping flows Knowledge of communication protocols such as AXI4-x, DDRx, PCIe, etc. Strong System Verilog/UVM based verification skills & experience with assertion & coverage-based verification methodology Good understanding of chip-level functional model building Good understanding of OOP concepts Experience in HVL such as System Verilog, UVM/OVM & System C Knowledge of Behavioral and Structural models and familiarity with simulation environments Experience customizing and debugging make-based build flows and working with Xilinx's Vivado tools Experience with cm tools such as Git and Gerrit. Experience in formal / static verification methodologies will be a plus Experience with emulation platforms - Palladium, Zebu, Veloce, FPGAs. Experience with synthesizing and optimizing designs and verification components developed in synthesizable Verilog. Experience with C/C++ DPI transactors and monitors. Develop and maintain emulation environment to collect metrics related to emulation environment. Develop environment to run verification test cases, OS boot, performance benchmarks and other vectors. Design, develop, and maintain CAD infrastructure for silicon design teams enabling bring up, test and debug automations. Execute verification plans, including design bring-up, DV environment bring-up, regression enabling for all features under your care, debug of the test failures. Experience with debugging tools such as JTAG and lab test equipment such as logic analyzers, oscilloscopes, signal generators, etc. Experience with GLS, and scripting languages such as Perl, Python is a plus Linux OS proficiency Bachelor's degree in Science, Engineering, or related field and 2+ years of ASIC design, verification, validation, integration, or related work experience. OR Master's degree in Science, Engineering, or related field and 1+ year of ASIC design, verification, validation, integration, or related work experience. OR PhD in Science, Engineering, or related field.</p>
POST A JOB
It's completely FREE to post your jobs on ZiNG! There's no catch, no credit card needed, and no limits to number of job posts.
The first step is to SIGN UP so that you can manage all your job postings under your profile.
If you already have an account, you can LOGIN to post a job or manage your other postings.
Thank you for helping us get Americans back to work!
It's completely FREE to post your jobs on ZiNG! There's no catch, no credit card needed, and no limits to number of job posts.
The first step is to SIGN UP so that you can manage all your job postings under your profile.
If you already have an account, you can LOGIN to post a job or manage your other postings.
Thank you for helping us get Americans back to work!